/* * Copyright © 2018, VideoLAN and dav1d authors * Copyright © 2023, Luca Barbato * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are met: * * 1. Redistributions of source code must retain the above copyright notice, this * list of conditions and the following disclaimer. * * 2. Redistributions in binary form must reproduce the above copyright notice, * this list of conditions and the following disclaimer in the documentation * and/or other materials provided with the distribution. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */ #include "src/cpu.h" #include "src/itx.h" decl_itx17_fns( 4, 4, pwr9); decl_itx16_fns( 4, 8, pwr9); decl_itx16_fns( 4, 16, pwr9); decl_itx16_fns( 8, 4, pwr9); decl_itx16_fns( 8, 8, pwr9); decl_itx16_fns( 8, 16, pwr9); decl_itx2_fns ( 8, 32, pwr9); decl_itx16_fns(16, 4, pwr9); decl_itx16_fns(16, 8, pwr9); decl_itx12_fns(16, 16, pwr9); decl_itx2_fns (16, 32, pwr9); decl_itx2_fns (32, 8, pwr9); decl_itx2_fns (32, 16, pwr9); decl_itx2_fns (32, 32, pwr9); decl_itx_fn(BF(dav1d_inv_txfm_add_dct_dct_16x64, pwr9)); decl_itx_fn(BF(dav1d_inv_txfm_add_dct_dct_32x64, pwr9)); decl_itx_fn(BF(dav1d_inv_txfm_add_dct_dct_64x16, pwr9)); decl_itx_fn(BF(dav1d_inv_txfm_add_dct_dct_64x32, pwr9)); decl_itx_fn(BF(dav1d_inv_txfm_add_dct_dct_64x64, pwr9)); static ALWAYS_INLINE void itx_dsp_init_ppc(Dav1dInvTxfmDSPContext *const c, const int bpc) { const unsigned flags = dav1d_get_cpu_flags(); if (!(flags & DAV1D_PPC_CPU_FLAG_PWR9)) return; #if BITDEPTH == 8 assign_itx17_fn( , 4, 4, pwr9); assign_itx16_fn(R, 4, 8, pwr9); assign_itx16_fn(R, 8, 4, pwr9); assign_itx16_fn(, 8, 8, pwr9); assign_itx16_fn(R, 4, 16, pwr9); assign_itx16_fn(R, 16, 4, pwr9); #endif }